# Lab Assignment #2 Teo Patrosio

EE-126/COMP-46: Computer Engineering w/lab Professor: Mark Hempstead TA:Parnian Mokri

Tufts University, Fall 2021

Please apply 4 late days.

## Introduction + Purpose

In this lab assignment the remaining processor components that were not built during the previous lab will be constructed and tested including ALU, Memories, and control logic.

# Components built

In this lab, 6 components were built and 7 testbenches were made. The components built were the 64-bit ADD, ALU Control, CPU Control, ALU, Instruction Memory (IMEM), and Registers. A test bench for Data Memory (DMEM) was also implemented.

## Add

In this module, the add operation of two 64 bit integers.



Figure 1: The waveforms from running add\_tb.vhdl. The events of this waveform are described below.

The first input can be seen as the top waveform and the second input as the second wave form. The sum can then be seen as the bottom waveform.

The testbench tests five different additions:

The commands used to compile, simulate, and generate the VCD files for the Add module are below.

```
vcom -quiet -2008 add.vhd add_tb.vhd
vsim -quiet -c work.add_tb -do "log -r /*; run 500ns; exit" -wlf add.wlf
wlf2vcd add.wlf -o add.vcd
```

## **ALU Control**

The ALU Control module as described in Figure 4.13 of the textbook (shown below). This module, based on 2-bit ALU Op and a 11-bit Opcode field, outputs one of six operation codes which can be interpreted by the ALU, implemented later in the lab.

| ALUOp  |        | Opcode field |       |       |       |       |       |       |       |       |       |       |           |
|--------|--------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| ALUOp1 | ALUOp0 | I[31]        | I[30] | I[29] | I[28] | I[27] | I[26] | I[25] | I[24] | I[23] | I[22] | I[21] | Operation |
| 0      | 0      | Х            | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     | 0010      |
| Х      | 1      | Х            | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     | 0111      |
| 1      | X      | 1            | 0     | 0     | 0     | 1     | 0     | 1     | 1     | 0     | 0     | 0     | 0010      |
| 1      | Х      | 1            | 1     | 0     | 0     | 1     | 0     | 1     | 1     | 0     | 0     | 0     | 0110      |
| 1      | Х      | 1            | 0     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0000      |
| 1      | Х      | 1            | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0001      |

Figure 4.13 from the Computer Organization and Design ARM Edition



Figure 2: The waveforms from running alucontrol\_tb.vhdl. The events of this waveform are described below.

The first input, the ALU Op code can be seen as the second waveform in Figure 2, the Opcode field as the bottom wave form, and the output operation code as the top signal.

In Figure 2, there are 10 cases tested (the 10th one isn't visible at the end) that output the six distinct operation codes. Each test case is 20 ns on the waveform.

- 0 20ns: Output of 0010, the first row in Figure 4.13.
- 20 40 ns: Output of 0111, the second row in Figure 4.13.
- 40 60 ns: Output again of 0010, the third row in Figure 4.13. This input was tested twice due to its two entries in Figure 4.13.
- 60 80 ns: Output again of 0111, the second row in Figure 4.13. This input was tested twice to verify that it was independent of the input opcode field, as depicted by the X's in Figure 4.13.
- 80 100 ns: Output of 0110, the fourth row in Figure 4.13.
- 100 120 ns: Output of 0111. This output was tested multiple times as a buffer between different 1-X inputs of ALU Opcodes, and verify more that its output is fully only dependent on the second digit of the ALU Opcode.
- 120 140 ns: Output of 0000, the fifth row in Figure 4.13.
- 140 160 ns: Output of 0111. This output was tested again multiple times as a buffer between different 1-X inputs of ALU Opcodes.
- 160 180 ns: Output of 0001, the last row of Figure 4.13.

The commands used to compile, simulate, and generate the VCD files for the Add module are below.

```
vcom -quiet -2008 alucontrol.vhd alucontrol_tb.vhd
vsim -quiet -c work.alucontrol_tb -do "log -r /*; run 500ns; exit" -wlf
alucontrol.wlf
wlf2vcd alucontrol.wlf -o alucontrol.vcd
```

#### CPU Control

The APU Control module as described in Figure 4.22 of the textbook (shown below). This module has an 11-bit input with 9 output flags.

| Input or output | Signal name | R-format | LDUR | STUR | CBZ |
|-----------------|-------------|----------|------|------|-----|
| Inputs          | I[31]       | 1        | 1    | 1    | 1   |
|                 | I[30]       | Х        | 1    | 1    | 0   |
|                 | I[29]       | Х        | 1    | 1    | 1   |
|                 | I[28]       | 0        | 1    | 1    | 1   |
|                 | I[27]       | 1        | 1    | 1    | 0   |
|                 | I[26]       | 0        | 0    | 0    | 1   |
|                 | I[25]       | 1        | 0    | 0    | 0   |
|                 | I[24]       | χ        | 0    | 0    | 0   |
|                 | I[23]       | 0        | 0    | 0    | Х   |
|                 | 1[22]       | 0        | 1    | 0    | Х   |
|                 | I[21]       | 0        | 0    | 0    | Х   |
| Outputs         | Reg2Loc     | 0        | Х    | 1    | 1   |
|                 | ALUSrc      | 0        | 1    | 1    | 0   |
|                 | MemtoReg    | 0        | 1    | Х    | X   |
|                 | RegWrite    | 1        | 1    | 0    | 0   |
|                 | MemRead     | 0        | 1    | 0    | 0   |
|                 | MemWrite    | 0        | 0    | 1    | 0   |
|                 | Branch      | 0        | 0    | 0    | 1   |
|                 | ALUOp1      | 1        | 0    | 0    | 0   |
|                 | ALUOp0      | 0        | 0    | 0    | 1   |

Figure 4.22 from the <u>Computer Organization and Design ARM Edition</u> used to implement CPUControl



Figure 3: The waveforms from running cpucontrol\_tb.vhdl. The events of this waveform are described below.

In cpucontrol\_tb.vhdl, there are 4 distinct input test opcodes which match the formats in Figure 4.22, with 6 tests completed in 50 ns increments.

• 0 - 50 ns: The given input is 10001010000, which would fall under the first output "R-format", where the floating inputs are pulled to 0.

- 50 100 ns: The given input is 11111000010, which falls under the last input "LDUR".
- 100 150 ns: The given input is 11111000000, which is the third column"STUR".
- 150 200 ns: The given input is 10110100000, which is a test for the fourth column "CBZ"where the floating inputs are pulled to 1.
- 200 -2150 ns: The given input is 11101011000, which is again the second column in Figure 4.22 "R-format", where the floating inputs are pulled to 1.
- 200 250 ns: The given input is 10110100000, which tests an alternative signal name for "CBZ" where the floating inputs are pulled to 1.

The commands used to compile, simulate, and generate the VCD files for the Add module are below.

```
vcom -quiet -2008 cpucontrol.vhd cpucontrol_tb.vhd
vsim -quiet -c work.cpucontrol_tb -do "log -r /*; run 500ns; exit" -wlf
cpucontrol.wlf
wlf2vcd cpucontrol.wlf -o cpucontrol.vcd
```

# <u>ALU</u>

\_\_\_\_\_The ALU module implements six different operations: and, or, add, subtract, pass b, and nor as described in Section 4.4 of <u>Computer Organization and Design ARM Edition</u>. This module can then apply any of the six operations based on a four bit op code to two 64 bit operands.



Figure 4: The waveforms from running alu\_tb.vhdl. The events of this waveform are described below.

For the ALU, there 16 total test cases each run at 20 ns intervals:

The first six cases run through the six operations of the two inputs 0x00000000 and 0xFFFFFFFF:

- 0 20 ns: 0x00000000 AND 0xFFFFFFF = 0x00000000
- 20 40 ns: 0x00000000 OR 0xFFFFFFF = 0xFFFFFFF
- 40 60 ns: 0x00000000 + 0xFFFFFFF = 0xFFFFFFF
- 60 80 ns: 0x00000000 0xFFFFFFFF = -0xFFFFFFFF; V = 1
- 80 100 ns: 0x00000000, pass B, 0xFFFFFFF = 0xFFFFFFF
- 100 120 ns: 0x00000000 NOR 0xFFFFFFF = 0x00000000

The second six cases run through the six operations of the two inputs 0xFFFFFFF and 0xFFFFFFFF:

- 120 140 ns: 0xFFFFFFF AND 0xFFFFFFF = 0xFFFFFFF
- 140 160 ns: 0xFFFFFFF OR 0xFFFFFFF = 0xFFFFFFF
- 160 180 ns: 0xFFFFFFFF + 0xFFFFFFFF = 0xFFFFFFFE; V = 1
- 180 200 ns: 0xFFFFFFF 0xFFFFFFF = 0x00000000; Z = 1
- 200 220 ns: 0xFFFFFFFF, pass B, 0xFFFFFFFF = 0xFFFFFFFF
- 220 240 ns: 0xFFFFFFF NOR 0xFFFFFFF = 0x00000000

The last four cases explicitly test the overflow and zero flags

- 240 260 ns:  $0 \times 000000000 + 0 \times 0000000000$ ; Z = 1
- 260 280 ns:  $0 \times 000000000 + 0 \times 000000001$ ; Z = 0
- 280 300 ns: 0x00000000 + 0x000000000; V = 0
- 300 320 ns: 0xFFFFFFFF + 0x00000002; V = 1

The commands used to compile, simulate, and generate the VCD files for the ALU module are below.

```
vcom -quiet -2008 alucontrol.vhd alucontrol_tb.vhd
vsim -quiet -c work.alucontrol_tb -do "log -r /*; run 500ns; exit" -wlf
alucontrol.wlf
wlf2vcd alucontrol.wlf -o alucontrol.vcd
```

# Registers

\_\_\_\_\_In my implementation of registers, based on the description in Section 4.4 of <u>Computer</u> <u>Organization and Design ARM Edition</u>, I used a length-32 array where each element was a 64-bit register. In computer architecture, registers are used to temporary hold data and temporary values.



Figure 5: The waveforms from running registers\_tb.vhdl. The events of this waveform are described below.

In Figure 5, the register\_tb was run. The clock signal, labeled as "clk", is running with a period of 20 ns.

- 0 to 20 ns the registers start off with the default input values of all zero.
- 20 to 40 ns rrl is set to "00001"

- 80 to 100 ns rr2 is set to "00001" and rd2 updates promptly after that.

The commands used to compile, simulate, and generate the VCD files for the Registers module are below.

```
vcom -quiet -2008 registers.vhd registers_tb.vhd
vsim -quiet -c work.registers_tb -do "log -r /*; run 500ns; exit" -wlf
registerswlf
wlf2vcd registers.wlf -o registers.vcd
```

## **IMEM**

In systems with instruction memory and data memory separated, Harvard architectures—a separate memory module is required. In my implementation of the module, I use an array of 8 bits. Initially I set the default values to  $0 \Rightarrow 00000000, 1 \Rightarrow 11111111, 2 \Rightarrow 10101010, 3 \Rightarrow 01010101,$ 



Figure 6: The waveforms from running imem\_tb.vhdl. The events of this waveform are described below.

Seven tests in 25 ns increments were done:

• 0 - 25 ns:

Read Address:

• 25 - 50 ns:

Read Address:

• 50 - 75 ns:

Read Address:

• 75 - 100 ns:

Read Address:

- 100 125 ns:
- 125 150 ns: Previously checked addresses were then checked again to verify that branch instructions would work as expected.

Read Address:

• 150 - 175 ns:

Read Address:

The commands used to compile, simulate, and generate the VCD files for the IMEM module are below.

```
vcom -quiet -2008 imem.vhd imem_tb.vhd
vsim -quiet -c work.imem_tb -do "log -r /*; run 500ns; exit" -wlf imem.wlf
wlf2vcd imem.wlf -o imem.vcd
```

#### **DMEM**

To parallel the IMEM, a separate data memory is also required. The data memory provided in the lab starter was tested as instructed.can



Figure 7: The waveforms from running imem\_tb.vhdl. The events of this waveform are described below.

Note the waveform is not being directly annotated because of how it is generated so a clear description is below. For this simulation, the clock cycle is a total of 20 ns.

- For the first clock cycle (0 to 20 ns), an address is given and the mr is set to 1.
- The second clock cycle (20 to 40 ns), mr is disabled.
- The third cycle (40 to 60 ns), the mr is re-enabled.
- The fourth cycle (60 to 80 ns),, the memory write is enabled and it is clear that the data in wd sets rd. At this step, I wondered why there were no default values for the data memory before setting.

The commands used to compile, simulate, and generate the VCD files for the DMEM module are below.

```
vcom -quiet -2008 dmem.vhd dmem_tb.vhd
vsim -quiet -c work.dmem_tb -do "log -r /*; run 500ns; exit" -wlf dmem.wlf
wlf2vcd dmem.wlf -o dmem.vcd
```